发明名称 FREQUENCY DOUBLING TWO-PHASE CLOCK GENERATION CIRCUIT
摘要 A clock generation circuit globally distributes a half-frequency clock and doubles the clock frequency locally in a local clock block circuit. The circuit contains several subcircuits which detect the global clock edges (transitions), double the clock frequency and generate two shaped local clocks. A rising edge detection circuit generates a pulse in response to a rising edge of the global clock. A falling edge detection circuit generates a pulse in response to a falling edge of the global clock. A master clock SR (set/reset) latch is reset in response to either pulse and a slave clock SR latch is set in response to either pulse. A delay circuit generates a delayed signal in response to the setting of the master clock SR latch. This delayed signal sets the master clock SR latch and resets the slave clock SR latch. The master clock latch output is repowered to drive the master latches and the slave clock latch output is repowered to drive the slave latches.
申请公布号 US2003234670(A1) 申请公布日期 2003.12.25
申请号 US20020177323 申请日期 2002.06.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CURRAN BRIAN W.
分类号 H03K5/00;H03K5/151;(IPC1-7):H03B19/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址