发明名称 Method and system for use of a field programmable function within a chip to enable configurable I/O signal timing characteristics
摘要 An application specific integrated circuit (ASIC) is disclosed. The ASIC includes a standard cell, the standard cell including a plurality of logic functions. The ASIC also includes an input/output (I/O) configuration function coupled to at least a portion of the logic functions. The ASIC further includes a field programmable gate array (FPGA) function coupled to the I/O configuration function. The FPGA function controls the I/O configuration function based upon a configuration file. A system in accordance with the present invention reduces the cost and time associated with the timing analysis activities during development. An FPGA function within the ASIC is utilized to control the I/O characteristics such as delay, termination and/or slew rate for the I/O pin mapping. Different I/O configurations will be provided by the FPGA function depending on the environment the ASIC is used in. By providing an ASIC that is adaptable to different timing criteria through FPGA programming, the timing analysis performed by the user of the ASIC will be substantially reduced, resulting in a reduction of the development cycle.
申请公布号 US6668361(B2) 申请公布日期 2003.12.23
申请号 US20010015920 申请日期 2001.12.10
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BAILIS ROBERT THOMAS;KUHLMANN CHARLES EDWARD;LINGAFELT CHARLES STEVEN;RINCON ANN MARIE
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址