发明名称 Method and apparatus for synthesizing a clock signal using a compact and low power delay locked loop (DLL)
摘要 A method and apparatus are disclosed for efficiently doubling a first frequency of a first clock signal. A second clock signal at a second frequency is generated by dividing the first frequency of the first clock signal by two, such that the second frequency is half of the first frequency and a duty cycle of the second clock signal is 50%. Also, a set of phase-delayed clock signals is generated in response to the second clock signal such that the set of phase-delayed clock signals are delayed in phase with respect to the second clock signal. Further, the set of phase-delayed clock signals is combined to generate a third clock signal at a third frequency, such that the third frequency is twice that of the first frequency and a duty cycle of the third clock signal is 50%.
申请公布号 US6653876(B2) 申请公布日期 2003.11.25
申请号 US20020128325 申请日期 2002.04.23
申请人 BROADCOM CORPORATION 发明人 ISSA SAMI;AFGHAHI MORTEZA (CYRUS)
分类号 H03K5/00;H03K5/13;H03K5/156;H03L7/081;H03L7/16;(IPC1-7):H03L7/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址