发明名称 Vector floating point unit
摘要 The present invention provides a vector floating point unit (FPU) comprising a product-terms bus, a summation bus, a plurality of FIFO (first in first out) registers, a crossbar operand multiplexor coupled, a floating point multiplier, and a floating point adder. The floating point multiplier and the floating point adder are disposed between the crossbar operand multiplxor and the product-terms and summation buses, and are in parallel to each other. The invention also provides the configuration register and the command register in order to provide flexible architecture and the capability to fine-tune the performance to a particular application. The invention performs the multiplication operation and the addition operation in a pipelined fashion. Once the pipeline is filled, the invention outputs one multiplication output and one addition output at each clock cycle. The invention reduces the latency of the pipelined operation and improves the overall system performance by separating the floating point multiplier from the floating point adder so that the multiplication operation can be executed separately and independently of the addition operation.
申请公布号 US2003204706(A1) 申请公布日期 2003.10.30
申请号 US20020131359 申请日期 2002.04.24
申请人 KIM JASON SEUNG-MIN;QUAN ROBERT 发明人 KIM JASON SEUNG-MIN;QUAN ROBERT
分类号 G06F7/38;G06F9/00;G06F9/30;G06F9/302;G06F9/38;G06F13/40;G06F15/76;(IPC1-7):G06F9/00 主分类号 G06F7/38
代理机构 代理人
主权项
地址