发明名称 LOW LATENCY FIFO CIRCUITS FOR MIXED ASYNCHRONOUS AND SYNCHRONOUS SYSTEMS
摘要 A FIFO design interfaces a sender subsystem and a receiver subsystem operating on different time domains. The sender subsystem and the receiver subsystem may be synchronous or asynchronous. The FIFO circuit includes a put interface configured to operate in accordance with the sender time domain and get interface configured to operate in accordance with the receiver time domain. The FIFO circuit includes an array of cells having a register and state controller indicative of the state of the cell. Each cell also has a put component part configured to operate according to the sender time domain including a put token passing circuit and put controller circuit. Each cell has get component part configured to operate according to the receiver time domain including a get token passing circuit and a get controller circuit. A mixed-clock relay station design interfaces a sender subsystem and a receiver subsystem working at different time domains, and where the latency between sender and receiver is large.
申请公布号 WO0195089(A3) 申请公布日期 2003.10.16
申请号 WO2001US18667 申请日期 2001.06.08
申请人 THE TRUSTEES OF COLUMBIA UNIVERSITY IN THE CITY OFNEW YORK;CHELCEA, TIBERIU;NOWICK, STEVEN, M. 发明人 CHELCEA, TIBERIU;NOWICK, STEVEN, M.
分类号 G06F13/42;G06F5/10;G06F5/14;G06F13/38;H04L7/00 主分类号 G06F13/42
代理机构 代理人
主权项
地址