发明名称 Delay circuit, voltage-controlled delay circuit, voltage-controlled oscillation circuit, delay adjustment circuit, DLL circuit, and PLL circuit
摘要 An inverter type delay circuit, voltage-controlled oscillation circuit, and voltage-controlled delay circuit capable of realizing simplification of circuit configuration, reduction of an effect of power source noise, and reduction of jitter, wherein a delay circuit, voltage-controlled oscillation circuit, and voltage-controlled delay circuit comprised of a plurality of delay stages controlled in drive current in accordance with a bias voltage or a control voltage and determined in delay time by the drive current, adding a change of a power source voltage to the above bias voltage or control voltage by a predetermined ratio and supplying a result of the addition to the above delay stages to suppress the power source voltage dependencies of the delay times of the delay stages, or connecting by a predetermined ratio a plurality of delay stages having different power source voltage dependencies, for example, power source voltage dependencies of opposite delay times, to suppress the power source voltage dependencies of delay times of the delay stages are realized.
申请公布号 US6603340(B2) 申请公布日期 2003.08.05
申请号 US20010917934 申请日期 2001.07.31
申请人 SONY CORPORATION 发明人 TACHIMORI HIROSHI
分类号 H03H11/26;H03K3/013;H03K3/03;H03K3/354;H03K5/00;H03K5/13;H03L7/081;H03L7/089;H03L7/099;(IPC1-7):H03K5/13 主分类号 H03H11/26
代理机构 代理人
主权项
地址