发明名称 Method and apparatus for implementing loop compression in a program counter trace
摘要 A system is disclosed in which an on-chip logic analyzer (OCLA) includes a loop detector logic which receives incoming program counter (PC) data and detects when software loops exist. When a software loop is detected, the loop detector may be configured to store the first loop in memory, while all subsequent iterations are not stored, thus saving space in memory which would otherwise be consumed. The loop detector comprises a content addressable memory (CAM) which is enabled by a user programmed signal. The CAM may be configured with a programmable mask to determine which bits of the incoming PC data to compare with the CAM entries. The depth of the CAM also is programmable, to permit the CAM to be adjusted to cover the number of instructions in a loop.
申请公布号 US2003126358(A1) 申请公布日期 2003.07.03
申请号 US20010034506 申请日期 2001.12.28
申请人 LITT TIMOTHE;KESSLER RICHARD E.;HUMMEL THOMAS 发明人 LITT TIMOTHE;KESSLER RICHARD E.;HUMMEL THOMAS
分类号 G06F9/38;G06F11/36;(IPC1-7):G06F12/00 主分类号 G06F9/38
代理机构 代理人
主权项
地址