发明名称 Post-correlation interpolation for delay locked loops
摘要 A CDMA post-correlation processing system (12) for delay locked loop processing reduces the control data rate into a delay locked loop processor and the number of required interpolation operations by executing a portion of the interpolation operations at a symbol data rate rather than at a chiprate. Specifically, an interpolator (16) generates time shifted chip samples based on input CDMA chip samples. First and second correlators (22, 24) extract ontime control and data symbol samples, respectively, from ontime input CDMA chip samples. A third correlator (26) extracts first non-ontime control symbol samples from non-ontime CDMA chip samples. The first non-ontime control symbol samples are then input with the ontime control symbol samples to a post-correlation interpolator (28) operating at a symbol rate to generate second non-ontime symbol samples necessary for DLL processing.
申请公布号 US2003118085(A1) 申请公布日期 2003.06.26
申请号 US20010033513 申请日期 2001.12.26
申请人 MOTOROLA, INC. 发明人 TAIPALE DANA J.;KOIRALA DIPESH
分类号 H04B1/707;(IPC1-7):H04B1/707 主分类号 H04B1/707
代理机构 代理人
主权项
地址