发明名称 Single-edge clock adjustment circuits for PLL-compatible, dynamic duty-cycle correction circuits
摘要 A duty cycle correction circuit is configured to adjust the duty cycle of a clock signal in a clock distribution network. The duty cycle correction circuit adjusts the duty cycle of the clock signal by adjusting the transitional delay in a single edge of each clock pulse of the clock signal without interrupting the other edge of each clock pulse of the clock signal. This feature enables the duty cycle correction circuit to adjust the duty cycle of the clock signal without interrupting the operation of a phase-locked loop (PLL) used in the clock distribution network. The duty cycle correction circuit includes a delay-control circuit coupled to a clock-inverter circuit. The delay-control circuit generates a delay-control voltage, which is provided to the clock-inverter circuit to control the transitional delay in a single edge of each clock pulse of the clock signal.
申请公布号 US6583657(B1) 申请公布日期 2003.06.24
申请号 US20020177391 申请日期 2002.06.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ECKHARDT JAMES PATRICK;KRAUTER BYRON LEE
分类号 H03K5/156;(IPC1-7):H03K3/017 主分类号 H03K5/156
代理机构 代理人
主权项
地址