发明名称 METHOD FOR SEMI-AUTOMATIC GENERATION AND BEHAVIORAL COMPARISON OF MODELS
摘要 <p>A method is taught for increasing the steady-state verification speed of analog and mixed signal design through increased simulation speed, model abstraction by probing an existing component model or actual device and formal comparison of distinct component models. The innovative method taught here incrementally generates processor instructions opti-mized for operating the analog solver (629) around a specific set of values (the operating context), caches sequences and applies the currently applicable operating context at each point in the simulation. The invention discloses a method for semi-automatically generating a mixed-signal or analog model based on iterative probing of an existing device or behavioral simulation. The invention teaches a method for model abstraction to alter the level of detail present in a running simulation. A means for graphically evaluating the match quality constitutes the final innovative step. The innovative method for the formal comparison of two analog or mixed signal models within a prescribed operating range for each interface between the model and its environment without the need for exhaustive simulation (853).</p>
申请公布号 WO03046775(A1) 申请公布日期 2003.06.05
申请号 WO2002US37351 申请日期 2002.11.21
申请人 FTL SYSTEMS, INC. 发明人 WILLIS, JOHN, CHRISTOPHER
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址