发明名称 Phase locked loop circuitry for synthesizing high-frequency signals and associated method
摘要 A method and apparatus for synthesizing high-frequency signals, such as wireless communication signals, includes a phase-locked loop (PLL) frequency synthesizer with a variable capacitance voltage controlled oscillator (VCO) that has a discretely variable capacitance in conjunction with a continuously variable capacitance. The discretely variable capacitance may provide coarse tuning adjustment of the variable capacitance to compensate for capacitor and inductor tolerances and to adjust the output frequency to be near the desired frequency output. The continuously variable capacitance may provide a fine tuning adjustment of the variable capacitance to focus the output frequency to match precisely the desired frequency output. During fine tuning adjustment, the PLL may be controlled by a plurality of analog control signals. The analog control signals may be derived by first generating a plurality of phase shifted signals from a divided version of the VCO output clock. Second, the phase differences between the plurality of phase shifted signals and a divided version of a reference clock may be detected and then converted to the analog control signals.
申请公布号 US6549765(B2) 申请公布日期 2003.04.15
申请号 US20010933530 申请日期 2001.08.20
申请人 SILICON LABORATORIES, INC. 发明人 WELLAND DAVID R.;WANG CAIYI
分类号 H03L7/099;H03L7/10;H03L7/18;H03L7/193;H03L7/199;H03L7/23;H04B1/06;H04B1/40;H04B7/00;(IPC1-7):H04B1/26 主分类号 H03L7/099
代理机构 代理人
主权项
地址