发明名称 Flip-flop with metastability reduction
摘要 A flip-flop circuit with metastability reduction having two internal flip-flops connected in a parallel configuration relative to an input line with a input data delay connected to the data input of one of the flip-flops. The outputs are combined and since at least one of the flip-flop outputs should be stable, if the output of one of the flip-flop goes into a metastable state, the output of the other flip-flop will stabilize it, thus producing a stable output.
申请公布号 US6531905(B1) 申请公布日期 2003.03.11
申请号 US20010024816 申请日期 2001.12.19
申请人 NEOAXIOM CORPORATION 发明人 WANG DAVID Y.
分类号 H03K3/037;(IPC1-7):H03K3/037 主分类号 H03K3/037
代理机构 代理人
主权项
地址
您可能感兴趣的专利