发明名称
摘要 A sigma-delta A/D converter (301) having a digital logic gate core. The converter is comprised of a loop filter (304) for shaping the converter's quantization noise spectrum. The loop filter is comprised of an unbuffered CMOS logic gate inverter (602) which can be implemented by a gate array. A quantizer (305) is coupled to the loop filter. A logic gate buffer (501) is configured as a one-bit comparator, which is used to perform the quantization. This logic gate buffer can be one of the gates of a gate array. A sample (306) is coupled to the quantizer for sampling the quantized signal. This sampler can also be implemented by digital circuitry of a gate array. The signal from the sampler is fed into a decimator (302). The decimator outputs a digital signal representative of the amplitude of the analog signal. <IMAGE>
申请公布号 KR100367339(B1) 申请公布日期 2003.03.04
申请号 KR19960704307 申请日期 1996.08.08
申请人 发明人
分类号 H03M3/02 主分类号 H03M3/02
代理机构 代理人
主权项
地址