发明名称 Determining the failure rate of an integrated circuit
摘要 The failure rate of an integrated circuit (IC) is quickly determined by analyzing the corresponding design. The IC is partitioned into multiple cells, with each cell typically containing a logic gate. A default input signal is assumed for each cell and the default failure in time (FIT) rates of the cells are computed. The default signal is selected based on pessimistic assumptions on overshoots. The IC is analyzed to determine the cells ("overshoot cells") that would actually experience overshoots. Detailed analysis is performed on the overshoot cells to determine exact FIT rates. The failure rate of the IC is determined based on the exact FIT rates for the overshoot cells and the default FIT rates for the remaining cells.
申请公布号 US2003028352(A1) 申请公布日期 2003.02.06
申请号 US20020196920 申请日期 2002.07.17
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 PUTHUCODE SURESH R.
分类号 G01R31/30;G01R31/3185;(IPC1-7):G06F101/14 主分类号 G01R31/30
代理机构 代理人
主权项
地址