摘要 |
A method of forming a pocket implant region, to reduce short channel effects (SCE), for narrow channel length, NMOS devices, has been developed. After forming an indium pocket implant region, in the area of a P type semiconductor to be used to accommodate an N type source/drain region, an ion implantation procedure is used to place antimony ions in the indium pocket implant region. The presence of antimony ions limits the broadening of the indium pocket implant profile during subsequent anneal procedures, used to activate implanted ions. Formation of an implanted, lightly doped, N type source/drain region, insulator spacers on the sides of a gate structure, and formation of a heavily doped, N type, source/drain region, complete the process sequence used to form the NMOS, transfer gate transistor.
|