发明名称 FPGA lookup table with NOR gate write decoder and high speed read decoder
摘要 A fast, space-efficient lookup table (LUT) for programmable logic devices (PLDs) in which the write decoder, read decoder and memory block of the LUT are modified to improve performance while providing a highly efficient layout. Both the write decoder and the read decoder are controlled by LUT input signals, and data signals are transmitted directly to each memory circuit of the memory block (i.e., without passing through the write decoder). The write decoder includes NOR gates that generate select signals used to address individual memory circuits during write operations. For dynamic latching during reading or shifting, each memory circuit includes an inverter circuit connected between the memory cell and the output terminal of the memory circuit. The read decoder includes a multiplexing circuit made up of a series of 2-to-1 multiplexers that are directly controlled by the input signals received from the interconnect resources of the PLD. In one embodiment, a configurable logic block is provided with a single write decoder that is shared by a first LUT and a second LUT.
申请公布号 US6445209(B1) 申请公布日期 2002.09.03
申请号 US20000566398 申请日期 2000.05.05
申请人 XILINX, INC. 发明人 YOUNG STEVEN P.;BAUER TREVOR J.;CARBERRY RICHARD A.
分类号 H03K19/173;H03K19/177;(IPC1-7):H03K19/177 主分类号 H03K19/173
代理机构 代理人
主权项
地址