发明名称 Nonvolatile semiconductor memory device
摘要 A nonvolatile semiconductor memory device comprises a row decoder circuit having first and second N-channel MOS transistors and first and second P-channel MOS transistors which correspond to each of word lines. One end of a source-to-drain current path of the first N-channel MOS transistor is connected to the word line, and the other end thereof is connected to a corresponding one of output terminals of a predecoder circuit. One end of a source-to-drain current path of the second N-channel MOS transistor is connected to the word line, and the other end thereof is supplied with a voltage of 0V or more in a data erase mode and is supplied with a low logical level signal in modes other than the data erase mode. A source-to-drain current path of the first P-channel MOS transistor is connected in parallel to the source-to-drain current path of the first N-channel MOS transistor, and a source-to-drain current path of the second P-channel MOS transistor is connected in parallel to the source-to-drain current path of the second N-channel MOS transistor.
申请公布号 US2002097596(A1) 申请公布日期 2002.07.25
申请号 US20020086869 申请日期 2002.03.04
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 ATSUMI SHIGERU;BANBA HIRONORI
分类号 G11C16/06;G11C5/06;G11C11/34;G11C16/02;G11C16/04;G11C16/08;G11C16/16;(IPC1-7):G11C5/06 主分类号 G11C16/06
代理机构 代理人
主权项
地址