摘要 |
A semiconductor chip has, at a corner area of the chip, an evaluation test circuit for evaluating the operational speed of the internal circuit of the semiconductor chip, and a reference element having a known coordinates and emitting light and/or generating heat upon energization thereof. Coordinates of a failed element found in a normal test are fixed with respect to the known coordinates of the reference element for analyzing the failed element.
|