发明名称 METHOD FOR PROVIDING EXTENDED PRECISION IN SIMD VECTOR ARITHMETIC OPERATIONS
摘要 The present invention provides extended precision in SIMD arithmetic operations in a processor having a register file and an accumulator. A first set of data elements and a second set of data elements are loaded into a first vector register and a second vector register, respectively. Each data element comprises N bits. Next, an arithmetic instruction is fetched from memory. The arithmetic instruction is decoded. Then, a first vector register and a second vector register are read from the register file. The present invention then executes the arithmetic instruction on corresponding data elements in the first and second vector registers. The result of the execution is then written into the accumulator. Then, each element in the accumulator is transformed into an N-bit width element and stored into the memory.
申请公布号 US2002062436(A1) 申请公布日期 2002.05.23
申请号 US19980223046 申请日期 1998.12.30
申请人 VAN HOOK TIMOTHY J.;HSU PETER;HUFFMAN WILLIAM A.;MORETON HENRY P.;KILLIAN EARL A. 发明人 VAN HOOK TIMOTHY J.;HSU PETER;HUFFMAN WILLIAM A.;MORETON HENRY P.;KILLIAN EARL A.
分类号 G06F9/30;G06F9/302;G06F15/78;(IPC1-7):G06F9/30;G06F9/00 主分类号 G06F9/30
代理机构 代理人
主权项
地址