发明名称 Phase-locked loop circuit and delay-locked loop circuit
摘要 A PLL circuit and a DLL circuit able to stabilize a control voltage within a short time after a phase pull-in operation in each cycle of a reference clock. In a phase comparator, the size of a leading phase or a delayed phase of a feedback signal is detected with respect to a reference clock signa, and pulse signals having pulse widths corresponding to the size are output. A current corresponding to the signals is output from a charge pump circuit to a lag-lead filter, and a control voltage obtained by removing noise of the above output is output from a low-pass filter to a voltage-controlled oscillator. Furthermore, through capacitors, pulse signals are superposed on the control voltage, and a sharp waveform is obtained by correcting blunting of the waveform by the low-pass filter. Due to this, the control voltage is stabilized within a short time after a phase pull-in operation in each cycle of the reference clock signal.
申请公布号 US2002051508(A1) 申请公布日期 2002.05.02
申请号 US20010955071 申请日期 2001.09.19
申请人 TACHIMORI HIROSHI 发明人 TACHIMORI HIROSHI
分类号 H03L7/107;H03L7/089;H03L7/093;H03L7/18;(IPC1-7):H03D3/24 主分类号 H03L7/107
代理机构 代理人
主权项
地址