发明名称 Queued port data controller for microprocessor-based engine control applications
摘要 An engine control system comprising a host processor in operative communication with a data bus and a plurality of peripheral devices for communicating engine operating parameters. Each of the peripheral devices include a first and second transaction register for storing communication parameters for each of the corresponding plurality of peripheral devices. The control system also includes a queued port rate register (QRR) including a memory unit in operative communication with the plurality of peripheral devices for storing data for transmission to the plurality of peripheral devices in accordance with the first and second transaction registers. The system further includes a peripheral counter in operative communication with each of the plurality of peripheral devices. The peripheral counter is adapted to interrogate each of the plurality of peripheral devices and, when data has been written to one of the peripheral devices, update the peripheral device according to the memory unit data.
申请公布号 US6381532(B1) 申请公布日期 2002.04.30
申请号 US20000665094 申请日期 2000.09.20
申请人 VISTEON GLOBAL TECHNOLOGIES, INC. 发明人 BASTIAN GARY T.;RISHAVY KEVIN M.;GRAVENSTEIN MARTIN G.;ANDERSON ROBERT L.;FISHER ROLLIE M.;STEVENS RAYMOND A.;GUIDO SAMUEL J.
分类号 G06F13/10;G06F13/40;(IPC1-7):G06F13/10 主分类号 G06F13/10
代理机构 代理人
主权项
地址