发明名称 Ultra low power voltage translation circuitry and its application in a TTL-to-CMOS buffer
摘要 The power consumed by a voltage translator circuit, such as a TTL-to-CMOS buffer, is substantially reduced by changing the supply voltages provided to the input inverter. By reducing the supply voltage provided to the source of the p-channel transistor of the input inverter, the lowest logic-high TTL voltage applied to the gate turns off the p-channel transistor and turns on the n-channel transistor of the input inverter. By increasing the supply voltage provided to the source of the n-channel transistor of the input inverter, the highest logic-low TTL voltage applied to the gate turns off the n-channel transistor and turns on the p-channel transistor.
申请公布号 US6359470(B1) 申请公布日期 2002.03.19
申请号 US20000735877 申请日期 2000.12.13
申请人 ALLIANCE SEMICONDUCTOR 发明人 PALUSA CHAITANYA
分类号 H03K19/00;H03K19/0185;(IPC1-7):H03K17/018 主分类号 H03K19/00
代理机构 代理人
主权项
地址