发明名称 Graded/stepped silicide process to improve MOS transistor
摘要 A silicide having variable internal metal concentration tuned to surface conditions at the interface between the silicide and adjoining layers is employed within an integrated circuit. Higher silicon/metal (silicon-rich) ratios are employed near the interfaces to adjoining layers to reduce lattice mismatch with underlying polysilicon or overlying oxide, thereby reducing stress and the likelihood of delamination. A lower silicon/metal ratio is employed within an internal region of the silicide, reducing resistivity. The variable silicon/metal ratio is achieved by controlling reactant gas concentrations or flow rates during deposition of the silicide. Thinner suicides with less likelihood of delamination or metal oxidation may thus be formed.
申请公布号 US6350684(B1) 申请公布日期 2002.02.26
申请号 US20000594868 申请日期 2000.06.15
申请人 STMICROELECTRONICS, INC. 发明人 WANG FUCHAO;FANG MING
分类号 H01L21/28;H01L21/3205;H01L23/52;H01L29/423;H01L29/43;H01L29/49;H01L29/78;(IPC1-7):H01L21/44 主分类号 H01L21/28
代理机构 代理人
主权项
地址