发明名称 Integrated circuit having selectivity deposited silicon oxide spacer layer formed therein
摘要 A method for selectively depositing a silicon oxide insulator spacer layer between multi-layer patterned metal stacks within an integrated circuit. Formed upon a semiconductor substrate is a silicon oxide insulator substrate layer which is formed through a Plasma Enhanced Chemical Vapor Deposition (PECVD) process. Upon the silicon oxide insulator substrate layer are formed multi-layer patterned metal stacks. The multi-layer patterned metal stacks have a top barrier metal layer formed from titanium nitride and a lower-lying conductor metal layer formed from an aluminum containing alloy. Formed selectively upon the portions of the silicon oxide insulator substrate layer exposed through the multi-layer patterned metal stacks and upon the edges of the aluminum containing alloy exposed through the multi-layer patterned metal stacks is a silicon oxide insulator spacer layer. The silicon oxide insulator spacer layer is formed through an ozone assisted Chemical Vapor Deposition (CVD) process employing Tetra Ethyl Ortho Silicate as the silicon source material. The silicon oxide insulator spacer layer is formed for a deposition time not exceeding an incubation time for forming the silicon oxide insulator spacer layer upon the top barrier metal layer formed from titanium nitride.
申请公布号 US6329717(B1) 申请公布日期 2001.12.11
申请号 US19960616140 申请日期 1996.03.14
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 JANG SYUN-MING;YU CHEN-HUA;CHEN LUNG;WU LIN-JUNE
分类号 H01L21/768;(IPC1-7):H01L23/48;H01L29/46;H01L29/54 主分类号 H01L21/768
代理机构 代理人
主权项
地址