发明名称 Low-K dual damascene integration process
摘要 A barrier layer is formed over the substrate by deposition, and a first dielectric is formed over the diffusion barrier layer by deposition. A etching stop layer and a second dielectric are formed in turn over the first dielectric by deposition. Next, a hard mask is formed on the second dielectric. Then, a photoresist layer is formed over the hard mask, and defining the photoresist layer. And then dry etching is carried out by means of the photoresist layer as the mask to form a via hole. A gap-filling material is filled on the second dielectric and into the via hole by conventional partial-cured (or un-cured) spin-on glass method. A anti-reflection layer is formed over the second dielectric by deposition. Another photoresist layer is formed on the anti-reflection coating and defined the photoresist layer, and to expose the partial surface of the via hole and the anti-reflection coating. Dry etching is proceed by means of the photoresist layer as a mask, and etching stop layer is as a etching terminal point to remove exposed partial surface of the bottom anti-reflection coating so as to form a trench. Then, the gap-filling material is removed by wet etching. Then a barrier layer is formed, and the seed layer is deposition on the barrier layer, and forming a conduct electricity metal layer on the seed layer. And then, the barrier layer and the anti-reflection coating are removed. Final, a barrier layer is deposition again.
申请公布号 US6323123(B1) 申请公布日期 2001.11.27
申请号 US20000655957 申请日期 2000.09.06
申请人 UNITED MICROELECTRONICS CORP. 发明人 LIU CHIH-CHIEN;TSAI CHENG-YUAN;CHEN ANSEIME;YANG MING-SHENG
分类号 H01L21/768;(IPC1-7):H01L21/476 主分类号 H01L21/768
代理机构 代理人
主权项
地址