发明名称 Vertical gain cell and array for a dynamic random access memory and method for forming the same
摘要 A vertical gain memory cell including an n-channel metal-oxide semiconductor field-effect transistor (MOSFET) and p-channel junction field-effect transistor (JFET) transistors formed in a vertical pillar of semiconductor material is provided. The body portion of the p-channel transistor is coupled to a second source/drain region of the MOSFET which serves as the gate for the JFET. The second source/drain region of the MOSFET is additionally coupled to a charge storage node. Together the second source/drain region and charge storage node provide a bias to the body of the JFET that varies as a function of the data stored by the memory cell. A non destructive read operation is achieved. The stored charge is sensed indirectly in that the stored charge modulates the conductivity of the JFET so that the JFET has a first turn-on threshold for a stored logic "1 " condition and a second turn-on threshold for a stored logic "0" condition. The charge storage node is a plate capacitor which surrounds the second source/drain region of the MOSFET. The vertical gain cell is fabricated so that the write word line, read bit line, read word line and capacitor are buried beneath the silicon surface. As a result the cell can be fabricated in an area as small as four (4) lithographic feature squares.
申请公布号 US2001028078(A1) 申请公布日期 2001.10.11
申请号 US20010879592 申请日期 2001.06.12
申请人 MICRON TECHNOLOGY, INC. 发明人 NOBLE WENDELL P.
分类号 H01L21/8242;H01L27/108;(IPC1-7):H01L27/108 主分类号 H01L21/8242
代理机构 代理人
主权项
地址