发明名称 Integrated circuit memory device incorporating a non-volatile memory array and a relatively faster access time memory cache
摘要 An integrated circuit memory device incorporating a non-volatile memory array and a relatively faster access time memory cache integrated monolithically therewith improves the overall access time in page and provides faster cycle time for read operations. In a particular embodiment, the cache may be provided as static random access memory ("SRAM") and the non-volatile memory array provided as ferroelectric random access memory wherein on a read, the row is cached and the write back cycle is started allowing subsequent in page reads to occur very quickly. If in page accesses are sufficient the memory array precharge may be hidden and writes can occur utilizing write back or write through caching. In alternative embodiments, the non-volatile memory array may comprise electrically erasable read only memory ("EEPROM") or Flash memory in conjunction with an SRAM cache or a ferroelectric random access memory based cache which has symmetric read/write times and faster write times than either EEPROM or Flash memory.
申请公布号 US2001025333(A1) 申请公布日期 2001.09.27
申请号 US20010864458 申请日期 2001.05.24
申请人 TAYLOR CRAIG;CARRIGAN DONALD G.;ALWAIS MIKE 发明人 TAYLOR CRAIG;CARRIGAN DONALD G.;ALWAIS MIKE
分类号 G06F12/08;G11C11/00;G11C16/26;(IPC1-7):G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址