发明名称 Duty cycle correction circuit and method
摘要 A duty cycle correction circuit and method that accept an unsymmetrical input clock signal and provide therefrom an output clock signal having a 50% duty cycle. One circuit according to the invention includes an input clock terminal supplying a input clock signal, and a delay line driven by the input clock signal and supplying a plurality of intermediate clock signals delayed from the input clock signal by incremental unit delays. A clock multiplexer selects from among these intermediate clock signals, under control of a multiplexer control circuit, the clock signal that is most nearly 180 degrees offset from the input clock signal. The selected clock signal is then combined with the input clock signal in an output clock generator to generate an output clock signal having a 50% duty cycle. In one embodiment, the duty cycle correction circuit includes a delay stage comprising a delay element that can selectively add a half-unit delay to the input clock signal.
申请公布号 US6285226(B1) 申请公布日期 2001.09.04
申请号 US19990427143 申请日期 1999.10.25
申请人 XILINX, INC. 发明人 NGUYEN ANDY T.
分类号 H03K5/00;H03K5/13;H03L7/081;H03L7/085;(IPC1-7):H03K5/04 主分类号 H03K5/00
代理机构 代理人
主权项
地址