发明名称 Fast cycle ram having improved data write operation
摘要 An input data register for latching write data is arranged in a position near a memory cell array of a memory core section. The input data register is arranged on the upstream side of a data path used for writing data into a memory cell. Write data input to a data pin which is arranged in the end position on the downstream side is latched in the input data register via a data input buffer, serial/parallel converting circuit and write data line. Data latched in the input data register is written into a memory cell via a DQ write driver, data line pair, I/O gate and bit line pair in a next write cycle.
申请公布号 US2001005012(A1) 申请公布日期 2001.06.28
申请号 US20000736053 申请日期 2000.12.13
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 OHSHIMA SHIGEO;OHTAKE HIROYUKI;ABE KATSUMI
分类号 G11C11/407;G11C7/10;G11C11/4076;G11C11/409;(IPC1-7):H01L47/00 主分类号 G11C11/407
代理机构 代理人
主权项
地址