发明名称 HIGH SPEED LATCH AND FLIP-FLOP
摘要 A latch and flip-flop are disclosed that have a reduced clock-to-q delay and/or a reduced setup time. This is preferably accomplished by providing both a data input signal and a complement data input signal to the latch or flip-flop. The data input signal and the complement data input signal are selectively connected to opposite sides of a pair of cross-coupled gates (409, 410) via a switch or the like. The switch is preferably controlled by an enable signal, such as a clock. With the switch elements enabled, the data input signal is passed directly to a data output terminal, and the complement data input signal is passed directly to a complement data output signal. Because the data input signal is passed directly to a data output terminal, and the complement data input signal is passed directly to a complement data output signal, the clock-to-q time may be reduced. In addition, because the data input signal and the complement data input signal drive opposite sides of the cross-coupled pair of gates, the state of the cross-coupled pair of gates can be more quickly set to a desired state. This helps reduce the clock-to-q time, as well as the setup time.
申请公布号 WO0129965(A1) 申请公布日期 2001.04.26
申请号 WO2000US28681 申请日期 2000.10.17
申请人 HONEYWELL INC. 发明人 FULKERSON, DAVID, E.
分类号 H03K3/012;H03K3/037;H03K3/356;H03K3/3562;(IPC1-7):H03K3/012 主分类号 H03K3/012
代理机构 代理人
主权项
地址
您可能感兴趣的专利