发明名称 Method of fabricating a CMOS integrated circuit device with LDD N-channel transistor and non-LDD P-channel transistor
摘要 A method of fabricating an integrated circuit having an n-channel and a p-channel transistor is provided. The method includes forming LDD regions for the n-channel transistors self-aligned to the gate electrodes. A first oxide is then formed over the structure and the n-type silicon regions are implanting with a p+ type dopant through the first oxide to form the source and drain regions of the p-channel transistor. A second oxide is formed over structure. The two oxide layers are then etched to provide sidewall spacers, having an inner portion formed from the first oxide and an outer portion formed from the second oxide. The p-type silicon regions are implanted with an n+ type dopant to form the low resistivity regions of the n-channel transistor. The p+ implants in the source and drain of the p-channel transistor typically outdiffuse toward the gates during further thermal processing of the device. The resulting integrated circuit has an LDD n-channel transistor and a p-channel transistor without an LDD region.
申请公布号 US6221709(B1) 申请公布日期 2001.04.24
申请号 US19970885636 申请日期 1997.06.30
申请人 STMICROELECTRONICS, INC. 发明人 SAGARWALA PERVEZ HASSAN;ZAMANIAN MEHDI;SUNDARESAN RAVI
分类号 H01L21/8238;H01L27/092;(IPC1-7):H01L21/823 主分类号 H01L21/8238
代理机构 代理人
主权项
地址