发明名称
摘要 A process independent digital clock signal timing network is described for generating a chip clock substantially in phase with and offset by one cycle from an input clock signal. The timing network determines the delay experienced by a clock signal passing through a predetermined internal clock circuit on the chip and pregates the internal clock circuit by an amount equivalent to the determined delay such that the chip clock signal output from the internal clock circuitry lags the external clock signal input to the semiconductor chip by one cycle. Various timing network embodiments are described and claimed.
申请公布号 JP3142657(B2) 申请公布日期 2001.03.07
申请号 JP19920237705 申请日期 1992.08.13
申请人 发明人
分类号 G06F1/10;G11C11/407;H03K5/00;H03K5/135;H03K5/15;H04J3/06;H04L7/033 主分类号 G06F1/10
代理机构 代理人
主权项
地址