发明名称 Methods and circuits for compensating clock signals having different loads in packaged integrated circuits using phase adjustments
摘要 A phase difference between clock signals in an integrated circuit is determined after the integrated circuit is packaged. The phase difference can thereby be adjusted so that the effect of the unequal loading on the clock signal timing may be reduced. Determining the phase difference after the integrated circuit is packaged may reduce the cost of fabricating the integrated circuit by reducing the amount of compensation which may need to be performed during the fabrication process. The phase difference may be provided by a selection circuit which can include at least one fuse that is cut by a laser or an RC circuit controlled by a voltage level applied to at least one pin of the integrated circuit. The phase may be adjusted as described above in input pipelines that receive data, output pipelines that output data from the integrated circuit, and in interface circuits that control operation of the integrated circuit.
申请公布号 US6175258(B1) 申请公布日期 2001.01.16
申请号 US19990295177 申请日期 1999.04.20
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 YIM SUNG-MIN
分类号 G11C11/407;G06F1/10;G06F1/12;G11C11/401;H03L7/00;H03L7/081;(IPC1-7):H03L7/06 主分类号 G11C11/407
代理机构 代理人
主权项
地址