发明名称 Skipping clock interrupts during system inactivity to reduce power consumption
摘要 A method for reducing power consumption in a computer system is provided wherein the computer system includes a system bus interface connected by a signal line to a power supply and/or clock circuitry for the central processing unit, each having the capability to change the characteristic of its output responsive to the signal line for placing the central processing unit in a low-power consuming state. The system bus interface chip further including a storage location and counter for storing the type and quantity of interrupt assertions during the period of time when the central processing unit is in the low power consuming state. The system software determines the desired period of time to put the central processing unit into the low-power consuming safe and does not return it to normal power consuming state until the time period has expired, a non interval clock interrupt is asserted, or another critical event occurs that needs immediate CPU attention. When one of these conditions arises, the signal line changes polarity, the power supply and/or clock circuitry returns normal operating levels to the CPU, and the system bus interface presents all interrupts that asserted while the CPU was in the low-power consuming state to the CPU so it can continue normal operation.
申请公布号 US6161187(A) 申请公布日期 2000.12.12
申请号 US19990232009 申请日期 1999.01.14
申请人 COMPAQ COMPUTER CORPORATION 发明人 MASON, ANDREW HALSTEAD;DELMONICO, JAMES JONATHAN;SCHUMANN, REINHARD CHRISTOPH
分类号 G06F1/32;(IPC1-7):G06F1/26;G06F1/28;G06F1/30 主分类号 G06F1/32
代理机构 代理人
主权项
地址