发明名称 Hardware multiplication of scaled integers
摘要 A scaling multiplier circuit in accordance with the invention includes a multiplier circuit, a carry calculation circuit, a logic circuit, and an adder circuit. The multiplier circuit produces a 16-bit product of two 8-bit input numbers. The 16-bit product has bits m(15:0). The carry calculation circuit produces a first carryout bit from a sum of a first number consisting of bits m(6:0), a second number consisting of bits m(14:8), and a third number consisting of bit m(7). The logic circuit produces intermediate carryout bits from a sum of bit m(7m), m(15), the first carryout bit, and a constant bit having a value of "1". The adder circuit produces the actual scaled product by summing the intermediate carryout bits and a fourth number consisting of bits m(15:8).
申请公布号 US6161119(A) 申请公布日期 2000.12.12
申请号 US19980186965 申请日期 1998.11.05
申请人 MICROSOFT CORPORATION 发明人 GABRIEL, STEVEN ALLEN;BLINN, JAMES F.
分类号 G06F5/01;(IPC1-7):G06F7/38;G06F7/52 主分类号 G06F5/01
代理机构 代理人
主权项
地址