摘要 |
A power amplifier is proposed for applications having a low single-ended supply voltage and a high required output power. The amplifier includes a FET with its gate coupled to an input (Pin) and its drain coupled to an output (Pout) via an impedance-matching stage. The transistor gate is biased by an impedance and a source-biasing element shunted by a bypass capacitor couples the source to ground. A common terminal (A) is provided between the transistor source and the impedance matching stage, and is connected to ground through the source-biasing element. This has the effect of raising the impedance at the source perceived by the bypass capacitor. The peak currents passing through the source bypass capacitor can thus be considerably reduced, such as, for example, to a level that would allow the capacitor to be of a more manageable size and to be implemented on a chip. |