发明名称 PULSE CLOCK/SIGNAL DELAY APPARATUS AND METHOD
摘要 A Pulse Clock Delay (PCD) apparatus (208) includes a selectable plurality (Nd) of series-connected pulse transition delay units (209) from a total plurality (Nmax) of such units. Each unit provides an incremental transition delay interval DELTA t. The PCD may be connected to a first intermediate proximal node (nla) and an adjacent electrically isolated second intermediate node (nlb) where the first and second intermediate nodes are in a shorter (215a, 215b) of two signal paths having respective proximal and spaced apart distal ends (212, 216) in an electrical network. Control means (205), responsive to the difference in electrical length between the two signal paths (214, 215), configures the switchable selection means to select a particular number of delay segments such that the propagation of a first edge transition (102) through the series combination of the shorter first path (215a, 215b) and the delay segment (208) is delayed sufficiently to arrive at the second path distal end (216) within +/- DELTA t of the time of arrival of the first edge transition propagating through the second path. Multiple PCDs may be distributed on a PCB to compensate delay differences for multiple pairs of unequal length bifurcated clock/signal lines.
申请公布号 WO0059113(A1) 申请公布日期 2000.10.05
申请号 WO2000GB01169 申请日期 2000.03.27
申请人 ARKAS, EVANGELOS;ARKAS, NICHOLAS 发明人 ARKAS, EVANGELOS;ARKAS, NICHOLAS
分类号 G06F1/10;H03K5/13;(IPC1-7):H03K5/13;H03K5/15 主分类号 G06F1/10
代理机构 代理人
主权项
地址