发明名称 FPGA CONFIGURABLE LOGIC BLOCK WITH MULTI-PURPOSE LOGIC/MEMORY CIRCUIT
摘要 A logic/memory circuit (LMC) utilized in a configurable logic block (CLB) of a programmable logic device (PLD) that implements an eight-input lookup table (LUT) using an array of programmable elements arranged in rows and columns. A decoder is used to read bit values from one column (e.g., sixteen programmable elements) of the array. In one embodiment, a separate read bit line is provided to facilitate faster read operations. A sixteen-to-one multiplexer/demultiplexer circuit is used to pass selected bit values to an output terminal. The array of programmable elements is programmable both from configuration lines during a configuration mode, and by data transmitted on the interconnect resources through the multiplexer/demultiplexer circuit. In one embodiment, the programmable elements of the array are connected in pairs to product term generation circuitry. Product terms generated by the product term circuitry are passed to a macrocell circuit to perform programmable array logic (PAL) logic operations. In another embodiment, a CLB includes four LMCs and a multiplier circuit such that large amounts of logic are locally implemented, thereby avoiding signal delays associated with transmission over general purposed interconnect resources within a PLD.
申请公布号 WO0051239(A1) 申请公布日期 2000.08.31
申请号 WO1999US21993 申请日期 1999.09.21
申请人 XILINX, INC. 发明人 WITTIG, RALPH, D.;MOHAN, SUNDARARAJARAO;CARBERRY, RICHARD, A.
分类号 H03K19/173;H03K19/177;(IPC1-7):H03K19/177 主分类号 H03K19/173
代理机构 代理人
主权项
地址