发明名称 Ultra high density inverter using a stacked transistor arrangement
摘要 A process is provided for producing active and passive devices on various levels of a semiconductor topography. As such, the present process can achieve device formation in three dimensions to enhance the overall density at which an integrated circuit is formed. The multi-level fabrication process not only adds the to the overall circuit density, but does so with emphasis placed on high performance interconnection between devices on separate levels. The interconnect configuration is made as short as possible between features within one transistor level to features within another transistor level. This interconnect scheme lowers resistivity by forming a gate conductor of an upper level transistor upon a gate conductor of lower level transistor. Alternatively, the gate conductors can be a single conductive entity. In order to abut the gate conductors together, or form a single gate conductor, the upper level transistor is inverted relative to the lower level transistor. In addition to the inverted, shared gate conductor, the multi-level transistor fabrication process incorporates formation of openings and filling of those openings to produce interconnect to junctions of the upper/lower transistors. Interconnecting the gate conductors of a pair of stacked transistors and connecting specific junctions of those transistors allows formation of a high density inverter circuit hereof.
申请公布号 US6075268(A) 申请公布日期 2000.06.13
申请号 US19980188972 申请日期 1998.11.10
申请人 ADVANCED MICRO DEVICES, INC. 发明人 GARDNER, MARK I.;KADOSH, DANIEL
分类号 H01L21/822;H01L27/06;(IPC1-7):H01L29/76;H01L23/02;H01L29/94;H01L31/062;H01L31/119 主分类号 H01L21/822
代理机构 代理人
主权项
地址