发明名称 PROCESSING UNIT FOR A COMPUTER AND A COMPUTER SYSTEM INCORPORATING SUCH A PROCESSING UNIT
摘要 A computer system has a plurality of processing units connected via one or more system buses. Each processing unit has three or more processors on a common support board and are controlled by a common clock unit. The three processors perform the same operation and a fault in a processor is detected by comparison of the operations of the three processors. If one processor fails, the operation can continue in the other two processors of the processing unit at least temporarily, before replacement of the entire processing unit. Furthermore, the processing unit may have a plurality of clocks within the clock unit, with a switching arrangement so that the processors normally receive clock pulses from a main clock, but receive pulses from an auxiliary clock if the main clock fails. Switching between the main and auxiliary clock involves a comparison of the pulse duration from the clocks. Additionally, a plurality of cache memories may be connected in common to the processors so that failure of one cache memory permits the processing unit to continue to operate using the other cache memory. Coherence of the contents of the cache memories may be achieved by direct comparison, and a comparison method can also be used to invalidate data in an internal cache memory of a processor which differs from that in the external cache memory. Coherence of protocols may also ensure that data in caches of the different processor units are always correct.
申请公布号 CA2059143(C) 申请公布日期 2000.05.16
申请号 CA19922059143 申请日期 1992.01.10
申请人 发明人 MIYAO, TAKESHI;ARAOKA, MANABU;NAKAMURA, TOMOAKI;TANJI, MASAYUKI;KANEKO, SHIGENORI;TAGIRI, KATSUNORI;MASUI, KOJI;IIJIMA, SABUROU;KANEKAWA, NOBUYASU;KOBAYASHI, YOSHIKI;FUKUMARU, HIROAKI;YAMAGUCHI, SHINICHIRO
分类号 G06F11/00;G06F11/14;G06F11/16;G06F11/18;G06F11/20;G11C29/00;(IPC1-7):G06F11/16 主分类号 G06F11/00
代理机构 代理人
主权项
地址