发明名称 Phase locked loop using a schmitt trigger block
摘要 A phase locked loop (PLL) circuit is described which uses a Schmitt trigger block (28) to achieve a very small steady state phase error at an input of a phase comparator block (21) over the entire PLL lock voltage range. The amount of hysteresis which each Schmitt trigger circuit (281, 282) in the Schmitt trigger block (28) has depends on the damping factor zeta of the PLL circuit as well as the temperature and voltage coefficients of a VCO's input voltage. The midpoint of the positive and the negative thresholds of the hysteresis curve of each Schmitt trigger circuit (281, 282) is set by the current voltage characteristics of charge pump circuits in a charge pump block (22). Responsive to the PLL's lock voltage (VCNT), the Schmitt trigger block (28) commands a control logic circuit (29) to turn ON or turn OFF as the case may be PMOS pump UP transistors to that of NMOS pump DOWN transistors. It is this ratio which determines the PLL's steady state phase error. In one embodiment, a frequency divider (25) is used between the VCO (24) and the phase comparator block (21). In another embodiment, this divider (25) is removed and the output of the VCO is fed directly back to the phase comparator block.
申请公布号 US6043695(A) 申请公布日期 2000.03.28
申请号 US19980086225 申请日期 1998.05.28
申请人 NEC CORPORATION 发明人 O'SULLIVAN, EUGENE
分类号 H03L7/08;H03L7/089;H03L7/093;H03L7/183;(IPC1-7):H03L7/06 主分类号 H03L7/08
代理机构 代理人
主权项
地址