发明名称 Modular arithmetic coprocessor comprising two multiplication circuits working in parallel
摘要 A coprocessor including a first multiplication circuit and a second multiplication circuit with a series input to receive n bits and a series output to give n+k bits. The coprocesser also includes addition and multiplexing circuits enabling the data elements produced by the multiplication circuits to be added up with one another and with other data elements encoded on n bits. The invention makes parallel use of the multiplication circuits to carry out modular or non-modular operations on pieces of binary data having n bits or more.
申请公布号 US6035317(A) 申请公布日期 2000.03.07
申请号 US19980004375 申请日期 1998.01.08
申请人 SGS-THOMSON MICROELECTRONICS S.A. 发明人 GUY, MONIER
分类号 G06F7/52;G06F7/72;(IPC1-7):G06F7/52;G06F7/00 主分类号 G06F7/52
代理机构 代理人
主权项
地址