发明名称 Compact static RAM cell
摘要 A 6-T SRAM cell having a MOS transistor with source/drain regions having an absence of heavily doped portions characteristic of prior art lightly doped drain (LDD) MOS devices is fabricated. Forming the MOS transistor with an absence of heavily doped portions of source/drain regions allows the width of the MOS gate layer, the width of the MOS source/drain regions and the width of the field oxide region between active regions of the SRAM cell to be reduced compared to the prior art. Accordingly, the present SRAM cell occupies less chip area than a prior art SRAM cell. Further, forming the MOS transistor without heavily doped portions of source/drain regions improves latch-up immunity and decreases write cycle time of the present SRAM cell.
申请公布号 US6031267(A) 申请公布日期 2000.02.29
申请号 US19980114580 申请日期 1998.07.13
申请人 INTEGRATED DEVICE TECHNOLOGY, INC. 发明人 LIEN, CHUEN-DER
分类号 H01L21/8238;H01L21/8244;H01L27/11;(IPC1-7):H01L27/76 主分类号 H01L21/8238
代理机构 代理人
主权项
地址