发明名称
摘要 A dc-coupled packet mode digital data receiver for use with an optical bus, uses a peak detector(s) A2P, A2N to adaptively establish an instantaneous logic threshold at the beginning of a data burst. A reset circuit (620) resets the peak detector(s) and other circuits of the receiver in response to an end-of-packet reset signal, thereby enabling the reception of closely-spaced burst date packets which have greatly differing power levels. <IMAGE>
申请公布号 JP2991911(B2) 申请公布日期 1999.12.20
申请号 JP19930306081 申请日期 1993.11.12
申请人 EI TEI ANDO TEI CORP 发明人 YUUSUKE OOTA;ROBAATO JERARUDO SUWAATSU
分类号 H04B1/06;H04B1/18;H04B10/04;H04B10/06;H04B10/14;H04B10/158;H04B10/26;H04B10/28;H04B14/04;H04L25/03;H04L25/06 主分类号 H04B1/06
代理机构 代理人
主权项
地址