发明名称 One-wire bus architecture
摘要 A system architecture which provides efficient data communication, over a one-wire bus, with a portable data module which does not necessarily include any accurate time delay circuit whatsoever. The time delay circuit in the module can be extremely crude. An open-collector architecture is used, with electrical relations defined to absolutely minimize the drain on the portable module's battery. A protocol has been specified so that the module never sources current to the data line of the one-wire bus, but only sinks current. The protocol includes signals for read; write-zero; write-one; and reset. Each one-bit transaction is initiated by a falling edge of a voltage signal from a host. The time delay circuit in the module defines a delay, after which (in write mode) the module tests the data state of the data line. In read mode, after a falling edge of a voltage signal from the host the module does or does not turn on a pull-down transistor, depending on the value of the bit read. Thus, the host system, after the falling edge, attempts to pull the data line high again, and then tests the potential of the data line to ascertain the value of the bit read.
申请公布号 US5210846(B1) 申请公布日期 1999.06.29
申请号 US19890352581 申请日期 1989.05.15
申请人 DALLAS SEMICONDUCTOR CORPORATION. 发明人 LEE, ROBERT, D.
分类号 G05B23/02;G06F3/023;G06F3/033;G06F3/038;G06F3/048;G06F13/18;G06K7/00;G06K19/04;G06K19/06;G06K19/07;G06K19/077;G08C19/00;G11C5/00;G11C5/06;G11C7/24;G11C8/20;(IPC1-7):G06K19/067;G06K13/42 主分类号 G05B23/02
代理机构 代理人
主权项
地址