发明名称 Method for forming self-aligned vias in multi-metal integrated circuits
摘要 A process for forming a via in a semiconductor device using a self-aligned metal pillar to connect metal layers separated by a dielectric. A first aluminum layer is formed on an oxide layer overlying a semiconductor substrate, a titanium nitride layer is formed on the aluminum layer and finally a second aluminum layer is formed on the titanium nitride layer. In one continuous etching step, the stack of aluminum/titanium nitride/aluminum is then patterned and etched. A first dielectric is deposited overlying the exposed regions of the oxide layer and the formed metal stack. The wafer is then planarized exposing the top of the second aluminum layer. The wafer is again patterned and the second layer of aluminum is etched using the titanium nitride as an etch stop. A second dielectric is deposited to fill the resulting gaps and CMP processes are used to planarize the wafer and expose the top of the aluminum pillar. A third aluminum layer is formed on the overlying dielectric to make electrical contact to the exposed surface of the pillar.
申请公布号 US5904569(A) 申请公布日期 1999.05.18
申请号 US19970923859 申请日期 1997.09.03
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 KITCH, VASSILI
分类号 H01L21/768;(IPC1-7):H01L21/00 主分类号 H01L21/768
代理机构 代理人
主权项
地址