发明名称 Node-precise voltage regulation for a mos memory system
摘要 An on-chip system receives raw positive and negative voltages from voltage pumps and provides CMOS-compatible bandgap-type positive and negative reference voltages from which regulated positive and negative Vpp and Vpn voltages are generated. A bitline (BL) regulator and a sourceline (SL) regulator receive Vpp and generate a plurality of BL voltages and SL voltages, and use feedback to compare potential at selected BL nodes and SL nodes to a reference potential using a multi-stage differential input differential output comparator. Reference voltages used to create BL and SL potentials may be varied automatically as a function of addressed cell locations to compensate for ohmic losses associated with different cell array positions. The system includes positive and negative wordline (WL) regulators that each use feedback from selected WL nodes. The system further includes a WL detector and magnitude detector for Vdd and Vpp, and can accommodate multiple level memory (MLC) cells by slewing reference voltages used to output regulated voltages. The system preferably is fabricated on the same IC chip as the address logic and memory array using the regulated potentials.
申请公布号 AU8160798(A) 申请公布日期 1999.01.19
申请号 AU19980081607 申请日期 1998.06.23
申请人 APLUS FLASH TECHNOLOGY, INC. 发明人 PETER W LEE;HSING-YA TSAO;FU-CHANG HSU
分类号 G11C5/14;G11C7/12;G11C8/08;G11C16/30 主分类号 G11C5/14
代理机构 代理人
主权项
地址