发明名称 Dynamic semiconductor memory device having fast operation mode and operating with low current consumption
摘要 A semiconductor memory device includes a delay stage for delaying a row address strobe signal ZRAS by a predetermined time, a first signal generating circuit for generating a signal instructing activation/precharge of an array in accordance with the row address strobe signal ZRAS, and a second signal generating circuit for generating a signal setting the output stage to an output high impedance state in accordance with a delayed row address strobe signal ZRAS from the delay stage and a column address strobe signal ZCAS. Even if both the column address strobe signal and row address strobe signal may be simultaneously set to the high and low levels, respectively, the column address strobe signal and the delayed row address strobe signal are not simultaneously set to the high level, so that the output stage is prevented from attaining the high impedance state, and data output is allowed. Therefore, the semiconductor memory device can operate fast with a low current consumption.
申请公布号 US5844849(A) 申请公布日期 1998.12.01
申请号 US19970878076 申请日期 1997.06.18
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 FURUTANI, KIYOHIRO
分类号 G11C11/401;G11C7/10;G11C7/22;G11C8/18;G11C11/409;(IPC1-7):G11C7/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址