发明名称 Address test pattern generator for burst transfer operation of a SDRAM
摘要 An address pattern generator for testing a semiconductor device, particularly, a synchronous DRAM is disclosed. The address pattern generator can switch an interleave mode and a sequential mode of address generation for a semiconductor device under test during a test process in real time and generates column addresses for the device under test by a Y address generation section alone. The address generator includes an address selector that selects and outputs from a lower Y address signal, Z address signal, and an operation mode control signal is arranged, a conversion memory that outputs certain conversion table contents is arranged, a multiplexer that selects and outputs an output from the conversion memory and the lower Y address signal in accordance with the burst length control signal. In another aspect, the address pattern generator includes a counter that loads the lower address signal from the Y address generator section for the sequential mode and loads a fixed value for the interleave mode, an exclusive OR gate that provides an output signal of the counter to an input terminal and the lower address signal from the Y address generation section to the other input terminal, and a multiplexer that selects the output signal of the counter for the sequential mode and the output signal of the exclusive OR gate for the interleave mode.
申请公布号 US5835969(A) 申请公布日期 1998.11.10
申请号 US19950517271 申请日期 1995.08.22
申请人 ADVANTEST CORP. 发明人 INAGAKI, TORU;FUJISAKI, KENICHI
分类号 G01R31/3183;G01R31/3181;G01R31/319;G06F9/34;G06F12/00;G06F12/02;G11C29/04;G11C29/10;G11C29/18;G11C29/20;(IPC1-7):G06F9/26;G06F12/10 主分类号 G01R31/3183
代理机构 代理人
主权项
地址