发明名称 Method and system for characterizing interconnect data within an integrated circuit for facilitating parasitic capacitance estimation
摘要 A method and system for characterizing interconnect data within an integrated circuit in order to facilitate parasitic capacitance estimation is disclosed. An integrated circuit typically includes a substrate layer and several metal layers. In accordance with the method and system of the present invention, an overlapping area of interconnect wires is first identified within the integrated circuit. This overlapping area, which is a polygon, may be formed between the substrate layer and at least one interconnect wire in one of the several metal layers. The overlapping area may also be formed between two interconnect wires, each in a different one of the several metal layers. A netname for the overlapping area is then recorded. Finally, a netname of an interconnect wire in a metal layer that is at the same level of an interconnect wire within the overlapping area and an associated distance from each side of the overlapping area is recorded, for every interconnect wire within the overlapping area. By utilizing these recorded information, the parasitic capacitance of the integrated circuit can be estimated more efficiently.
申请公布号 US5831870(A) 申请公布日期 1998.11.03
申请号 US19960726722 申请日期 1996.10.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FOLTA, ALAN CHARLES;MEHROTRA, SHARAD;PATEL, PARSOTAM TRIKAM;VILLARRUBIA, PAUL GERARD
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址